Power Architecture (Japanese Wikipedia)

Analysis of information sources in references of the Wikipedia article "Power Architecture" in Japanese language version.

refsWebsite
Global rank Japanese rank
1,131st place
838th place
652nd place
1,307th place
2nd place
6th place
low place
low place
5th place
19th place
low place
low place
9,964th place
low place

cloud.google.com

doi.org

  • Eisen, L.; Ward, J. W.; Tast, H.-W.; Mading, N.; Leenstra, J.; Mueller, S. M.; Jacobi, C.; Preiss, J. et al. (2007-11). “IBM POWER6 accelerators: VMX and DFU”. IBM Journal of Research and Development 51 (6): 1–21. doi:10.1147/rd.516.0663. ISSN 0018-8646. https://ieeexplore.ieee.org/document/5388626. 
  • Boersma, Maarten; Kroner, Michael; Layer, Christophe; Leber, Petra; Muller, Silvia M.; Schelm, Kerstin (2011-07). “The POWER7 Binary Floating-Point Unit”. 2011 IEEE 20th Symposium on Computer Arithmetic: 87–91. doi:10.1109/ARITH.2011.21. https://ieeexplore.ieee.org/document/5992113. 
  • Rao, Rahul M.; Gonzalez, Christopher; Fluhr, Eric; Mathews, Abraham; Bianchi, Andrew; Dreps, Daniel; Wolpert, David; Lai, Eric et al. (2022-02). “POWER10™: A 16-Core SMT8 Server Processor With 2TB/s Off-Chip Bandwidth in 7nm Technology”. 2022 IEEE International Solid- State Circuits Conference (ISSCC) 65: 48–50. doi:10.1109/ISSCC42614.2022.9731594. https://ieeexplore.ieee.org/document/9731594. 

ibm.com

ieee.org

ieeexplore.ieee.org

  • Eisen, L.; Ward, J. W.; Tast, H.-W.; Mading, N.; Leenstra, J.; Mueller, S. M.; Jacobi, C.; Preiss, J. et al. (2007-11). “IBM POWER6 accelerators: VMX and DFU”. IBM Journal of Research and Development 51 (6): 1–21. doi:10.1147/rd.516.0663. ISSN 0018-8646. https://ieeexplore.ieee.org/document/5388626. 
  • Boersma, Maarten; Kroner, Michael; Layer, Christophe; Leber, Petra; Muller, Silvia M.; Schelm, Kerstin (2011-07). “The POWER7 Binary Floating-Point Unit”. 2011 IEEE 20th Symposium on Computer Arithmetic: 87–91. doi:10.1109/ARITH.2011.21. https://ieeexplore.ieee.org/document/5992113. 
  • Rao, Rahul M.; Gonzalez, Christopher; Fluhr, Eric; Mathews, Abraham; Bianchi, Andrew; Dreps, Daniel; Wolpert, David; Lai, Eric et al. (2022-02). “POWER10™: A 16-Core SMT8 Server Processor With 2TB/s Off-Chip Bandwidth in 7nm Technology”. 2022 IEEE International Solid- State Circuits Conference (ISSCC) 65: 48–50. doi:10.1109/ISSCC42614.2022.9731594. https://ieeexplore.ieee.org/document/9731594. 

power.org

servethehome.com

worldcat.org

search.worldcat.org

  • Eisen, L.; Ward, J. W.; Tast, H.-W.; Mading, N.; Leenstra, J.; Mueller, S. M.; Jacobi, C.; Preiss, J. et al. (2007-11). “IBM POWER6 accelerators: VMX and DFU”. IBM Journal of Research and Development 51 (6): 1–21. doi:10.1147/rd.516.0663. ISSN 0018-8646. https://ieeexplore.ieee.org/document/5388626.